Generel Characteristics: |
|
Designer | Samsung |
Type: | S3C2450 |
Year Released: | 2008 |
Function | Application Processor |
Architecture: |
|
Width of Machine Word | 32 bit |
Supported Instruction Set(s): | ARMv4T |
Type of processor core(s) | ARM926EJ |
Number of processor core(s): | single-core |
Buses: |
|
Memory Interface(s): | LPDDR SDRAM |
Data Bus Width | 32 bit |
Number of data bus channels: | 1 ch |
Non-volatile Memory Interface | moviNAND , NAND Flash Interface |
Clock Frequencies: |
|
Recommended Minimum Clock Frequency: | 400 MHz min. |
Recommended Maximum Clock Frequency: | 533 MHz max. |
Cache Memories: |
|
L1 Instruction Cache per Core | 16 Kbyte I-Cache |
L1 Data Cache per Core | 16 Kbyte D-Cache |
Technology and Packaging: |
|
Feature Size | 65 nm |
Semiconductor Technology: | CMOS |
Fab | Samsung |
Pins | 400 pins |
Graphical Subsystem: |
|
Embedded GPU | N/A |
Cellular Communication: |
|
Supported Cellular Data Links | No |
Additional Information: |
|
Special Features: 64KB internal general purpose SRAM, 32KB internal ROM for moviNAND booting, 2D graphics accelerator, 8-channel DMAs with external request pins |
|
Datasheet Attributes: |
|
Data Integrity | Final |
Added | 2009-02-08 18:49 |
Tweet | |